设为首页 | 添加收藏 | 企业邮局
网站主页 关于我们 新闻资讯 热销产品 现货产品 技术资料 客户服务 联系我们 English
    技术资料
CD4019B TYPES

Features

  • Medium speed operation……tPHL = tPLH = 60 ns (typ.) at CL = 50 pF, VDD = 10 V
  • Standardized, symmetrical output characteristics
  • 100% tested for quiescent current at 20 V
  • 5-V, 10-V, and 15-V parametric ratings
  • Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of ’B’ Series CMOS Devices"
  • Maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
  • Noise margin (full package-temperature range) =
            1 V at VDD = 5 V
            2 V at VDD = 10 V
         2.5 V at VDD = 15 V
  • Applications:
    • AND-OR select gating
    • Shift-right/shift-left registers
    • True/complement selection
    • AND/OR/Exclusive-OR selection
  • Description

    CD4019B types consist of four AND/OR select gate configurations, each consisting of two 2-input AND gates driving a single-input OR gate. Selection is accomplished by control bits Ka and Kb. In addition to selection of either channel A or channel B information, the control bits can be applied simultaneously to accomplish the logical A + B function.

    The CD4019B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

     
    发布日期 [ 2006/12/2 ]   阅读 [ 659 ] 次
     
    [ 打印 ]  [ 返回 ]  [ 顶部 ]  [ 关闭 ]  
      产品搜索
    请输入产品型号
     
      产品系列
      Company Info
    HOME | About us | Products | Techonloy | News | Contact Us | Website Manage | Mail Login
    地址:深圳市华强北路华强电子世界3号楼五楼35C062室
    电话:+86-755-83687698;   83687909
    邮箱:lidawei885@hotmail.com
    2004-2022 (C) Copyright 深圳市福田区利达威电子展销部 版权所有
    粤ICP备20049117号