设为首页 | 添加收藏 | 企业邮局
网站主页 关于我们 新闻资讯 热销产品 现货产品 技术资料 客户服务 联系我们 English
    技术资料
CD4073B, CD4081B, CD4082B TYPES

Product Information
Features

  • Medium-Speed Operation - tPLH, tPHL = 60 ns (typ.) at VDD = 10 V
  • 100% tested for quiescent current at 20 V
  • Maximum input current of 1 µA at 18 V over full package-temperature range: 100 nA at 18 V and 25°C
  • Noise margin (full package-temperature range) =
    • 1 V at VDD = 5 V
    • 2 V at VDD = 10 V
    • 2.5 V at VDD = 15 V
  • Standardized, symmetrical output characteristics
  • 5-V, 10-V, and 15-V parametric ratings
  • Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"

CD4073B Triple 3-Input AND Gate
CD4081B Quad 2-Input AND Gate
CD4082B Dual 4-Input AND Gate
Data sheet acquired from Harris Semiconductor

Description

CD4073B, CD4081B and CD4082B AND gates, provide the system designer with direct implementation of the AND function and supplement the existing family of CMOS gates.

The CD4073B, CD4081B, and CD4082B types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR suffixes).

 
发布日期 [ 2007/7/11 ]   阅读 [ 756 ] 次
 
[ 打印 ]  [ 返回 ]  [ 顶部 ]  [ 关闭 ]  
  产品搜索
请输入产品型号
 
  产品系列
  Company Info
HOME | About us | Products | Techonloy | News | Contact Us | Website Manage | Mail Login
地址:深圳市华强北路华强电子世界3号楼五楼35C062室
电话:+86-755-83687698;   83687909
邮箱:lidawei885@hotmail.com
2004-2022 (C) Copyright 深圳市福田区利达威电子展销部 版权所有
粤ICP备20049117号